Design and Analysis of an Ultra-Low-Power Second-Order Asynchronous Delta–Sigma Modulator

Meysam Akbari, Omid Hashemipour*, Farshad Moradi

*Corresponding author for this work

Research output: Contribution to journal/Conference contribution in journal/Contribution to newspaperJournal articleResearchpeer-review

5 Citations (Scopus)

Abstract

In this paper, a second-order asynchronous delta–sigma modulator is proposed based on the active-RC integrators. The operational transconductance amplifiers used in the integrators are improved by employing a class-AB structure with bulk-driven input drivers and quasi-floating gate method in subthreshold region. These circuitry approaches provide better linearity, signal-to-noise ratio and speed for the integrators and hence an overall improvement in the performance of the modulator. Mathematical analyses of the second-order modulator confirm a higher center frequency compared to a first-order one. The increased center frequency transfers redundancy distortions to higher frequencies, which results in wider input bandwidth and better linearity. The proposed ASDM designed in TSMC 130 nm CMOS Technology with a center frequency of 1.73 kHz at supply voltage of 250 mV with a signal-to-noise-plus-distortion ratio of 67.3 dB and the power consumption of 30 nW.

Original languageEnglish
JournalCircuits, Systems, and Signal Processing
Volume36
Issue12
Pages (from-to)4919-4936
Number of pages18
ISSN0278-081X
DOIs
Publication statusPublished - 1 Dec 2017
Externally publishedYes

Keywords

  • Amplifier
  • Center frequency
  • Modulator
  • Quasi-floating gate
  • Subthreshold

Fingerprint

Dive into the research topics of 'Design and Analysis of an Ultra-Low-Power Second-Order Asynchronous Delta–Sigma Modulator'. Together they form a unique fingerprint.

Cite this